-
- News
- Books
Featured Books
- pcb007 Magazine
Latest Issues
Current IssueThe Growing Industry
In this issue of PCB007 Magazine, we talk with leading economic experts, advocacy specialists in Washington, D.C., and PCB company leadership to get a well-rounded picture of what’s happening in the industry today. Don’t miss it.
The Sustainability Issue
Sustainability is one of the most widely used terms in business today, especially for electronics and manufacturing but what does it mean to you? We explore the environmental, business, and economic impacts.
The Fabricator’s Guide to IPC APEX EXPO
This issue previews many of the important events taking place at this year's show and highlights some changes and opportunities. So, buckle up. We are counting down to IPC APEX EXPO 2024.
- Articles
- Columns
Search Console
- Links
- Events
||| MENU - pcb007 Magazine
IBM Awarded Best Technical Paper at IPC APEX EXPO 2021
April 19, 2021 | I-Connect007 Editorial TeamEstimated reading time: 3 minutes
Nolan Johnson and Happy Holden speak with Sarah Czaplewski, whose team at IBM won the Best Technical Paper award at this year’s IPC APEX for “Signal Integrity, Reliability, and Cost Evaluation of PCB Interlayer Crosstalk Reduction.”
Nolan Johnson: Sarah, you and your team were selected as the best technical paper for IPC APEX 2021. Would you be so kind as to start us off with an introduction to your team?
Sarah Czaplewski: Sure. There are three of us on the paper. Besides myself there is Junyang Tang and Roger Krabbenhoft. Junyan Tang is an IBM signal integrity engineer based in Austin, Texas, and was primarily responsible for the signal integrity modeling and analysis portion of the paper. Roger Krabbenhoft is an IBM STSM and lead PCB technologist located in Rochester, Minnesota. Roger contributed the PCB supplier cost and yield impact section and suggested the items we evaluated as part of the IBM PCB roadmap. I am a PCB qualification and reliability engineer and I was responsible for the reliability portion of the paper.
Johnson: What motivated this research?
Czaplewski: We’re working on the next generation of products and we need a little bit more signal integrity improvement. One of the levers to pull is to make some adjustments within the PCB design. So that’s why we evaluated at reduced layer-to-layer misregistration and reduced antipad diameter around backdrill PTHs. This research is preparing us for the future product generations.
Johnson: Walk us through the paper, which is titled, “Signal Integrity, Reliability, and Cost Evaluation of PCB Interlayer Crosstalk Reduction.”
Czaplewski: The push for higher data rates and more functionality is leading to higher density in PCBs, which increases the opportunity for crosstalk. We’re looking to mitigate that. We modeled the signal integrity impacts of reducing layer-to-layer misregistration from five mils, down to four and three mils. We also looked at reducing the antipad diameter in the backdrilled regions of PTHs from 30 mils on a 10 mil finished PTH to 28 mils. As one reduces the antipad diameter on the backdrilled holes, there is an increased risk of exposing the planes during the backdrill operation, which can cause a wide range of reliability issues. In the reliability portion of the paper, we sought to understand that by intentionally exposing the planes. We had some of the backdrilled holes filled with resin to evaluate if that would have an impact on reliability. These reduced layer misregistration and reduced antipad diameter are going to impact the yield at the PCB manufacturer. So we also conducted manufacturer polling to get a relative cost impact of our two proposed changes to create a cost benefit analysis.
Johnson: I found it quite interesting that the two different solutions—misregistration as well as reducing the diameter of the antipads—are both intended to get more precise and more condensed board fabrication. You’re pushing tolerances closer to zero in both cases.
Czaplewski: Correct.
Johnson: Walk us through what you found.
Czaplewski: I’ll start with the reliability part because that’s my expertise area. I expected to have electrochemical migration or some sort of corrosion forming between biased planes within the backdrilled holes, but surprisingly we did not detect any fails in the unfilled holes. We actually had some fails in the filled holes, which was opposite of what we were expecting. We’re still investigating this, but we’re thinking it’s related to the hole fill process and potentially the hole clean process before resin fill. That was an interesting finding and something that needs to be investigated more before implementing reduced antipad diameters, which, with manufacturing tolerances, can result in plane exposure.
To read this entire interview, which appeared in the 2021 edition of Show & Tell Magazine, click here.
Suggested Items
KIC’s Miles Moreau to Present Profiling Basics and Best Practices at SMTA Wisconsin Chapter PCBA Profile Workshop
01/25/2024 | KICKIC, a renowned pioneer in thermal process and temperature measurement solutions for electronics manufacturing, announces that Miles Moreau, General Manager, will be a featured speaker at the SMTA Wisconsin Chapter In-Person PCBA Profile Workshop.
The Drive Toward UHDI and Substrates
09/20/2023 | I-Connect007 Editorial TeamPanasonic’s Darren Hitchcock spoke with the I-Connect007 Editorial Team on the complexities of moving toward ultra HDI manufacturing. As we learn in this conversation, the number of shifting constraints relative to traditional PCB fabrication is quite large and can sometimes conflict with each other.
Standard Of Excellence: The Products of the Future
09/19/2023 | Anaya Vardya -- Column: Standard of ExcellenceIn my last column, I discussed cutting-edge innovations in printed circuit board technology, focusing on innovative trends in ultra HDI, embedded passives and components, green PCBs, and advanced substrate materials. This month, I’m following up with the products these new PCB technologies are destined for. Why do we need all these new technologies?
Experience ViTrox's State-of-the-Art Offerings at SMTA Guadalajara 2023 Presented by Sales Channel Partner—SMTo Engineering
09/18/2023 | ViTroxViTrox, which aims to be the world’s most trusted technology company, is excited to announce that our trusted Sales Channel Partner (SCP) in Mexico, SMTo Engineering, S.A. de C.V., will be participating in SMTA Guadalajara Expo & Tech Forum. They will be exhibiting in Booth #911 from the 25th to the 26th of October 2023, at the Expo Guadalajara in Jalisco, Mexico.
Intel Unveils Industry-Leading Glass Substrates to Meet Demand for More Powerful Compute
09/18/2023 | IntelIntel announced one of the industry’s first glass substrates for next-generation advanced packaging, planned for the latter part of this decade.